PLDA’s XpressRICH4-AXI includes a 4th generation PCIe controller, which has been instrumental inover 350 successful tape-outs since 2001, helping to guarantee reliability, robustness, and first time silicon success. The integrated AXI bridge provides advanced features that extend AXI functionality, including:
- Native PCIe features like AER (Advanced Error Reporting)
- Ordering rules, including the ability to split into different size packets and merge between AXI and PCIe
- Multiple flexible options to configure the AMBA AXI Interface, including multiple combinations of AXI Master, AXI Slave, and AXI Stream interfaces with different datapaths, such as 64-bits, 128-bits and 256-bits
- A built-in AXI interconnect with up to 4 x Master/Slave, 4x Stream and Lite (Master/Slave) interfaces that can be combined together
According to Arnaud Schleich, CEO of PLDA, "With XpressRICH4-AXI and its enhanced bridge between the PCIe Interface and the AXI bus, PLDA has solved performance and integration issues that are not addressed by traditional IP supermarkets", Schleich added "XpressRICH4-AXI is the first PCIe IP block that delivers true PCIe 4.0 speeds in a multicore SoC based on the AXI AMBA specification protocol, offering significant time-to-market and cost-to-market advantages to PCIe 4.0 and AXI bus users."
More Information:
- Meet the PLDA team at the TSMC Symposium Santa Clara on March 15,2017 in Booth 804 and at TSMC Symposium China on March 28, 2017 in Booth 5.
- Visit the PLDA website at www.plda.com for the complete specification https://www.plda.com/products/pcie-solutions-asicsoc/pcie-controller-ip/pcie-soft-ip/pcie-40-soft-ip/xpressrich4-axi-asic
- View a short video presentation and demo at https://www.plda.com/accelerate-your-pcie-40-design-now outlining the steps designers can take today to bring their PCIe 4.0 designs to completion. The demo shows the industry’s first PCIe 4.0 Controller IP running at 16 GT/s on a generic PCIe Endpoint platform. The video describes:
- Ways to choose the right technical architecture and feature set for a design
- Methods to validate and test a design on hardware at PCIe 4.0 speed
- Techniques to ensure a smooth integration between the PCIe PHY IP and a PCIe controller
- Approaches to create teams that are trained on all aspects of PCIe 4.0 design
About PLDA
PLDA has been successfully delivering PCI and PCI Express IP for more than 20 years. With over 6,200 licenses, PLDA has established a vast customer base and the world’s broadest PCIe ecosystem. PLDA has maintained its leadership over four generations of PCI Express specifications, enabling customers to reduce risk and accelerate time-to-market for their ASIC and FPGA based designs. PLDA provides complete PCIe solutions with its IP cores, FPGA boards for ASIC prototyping, PCIe BFM/testbenches, PCIe drivers and APIs. PLDA is a global company with offices in North America (San Jose, California), Asia (Taiwan) and Europe (France, Italy, Bulgaria).
PCI-SIG, PCI Express and PCIe are trademarks or registered trademarks of PCI-SIG. All other trademarks are the property of their respective owners.